Microfabrication of ultrahigh density wafer-level thin film compliant interconnects for through-silicon-via based chip stacks

Parthiban Arunasalam, Harold D. Ackler, Bahgat G. Sammakia

Research output: Contribution to journalArticlepeer-review

8 Scopus citations

Abstract

The current trend in wafer-level three-dimensional integration is by copper-filled through-silicon vias (TSVs) which considerably minimize signal transmission time due to the short wiring length required to integrate vertically stacked chips. However, the present wire bonding technology widely used in peripheral integration of stacked chips cannot integrate TSV based chip stacks. This article describes the fabrication methodology of a thin film compliant interconnect referred to as Smart Three Axis Compliant (STAC) interconnects which can be directly integrated onto TSV based chip stacks. These batch processed compliant interconnects are successfully fabricated utilizing microelectromechanical systems technology at the wafer level by magnetron sputtering oppositely stressed layers of TiW films. Once patterned and released, STAC interconnects easily achieve input/output counts of 10 4/cm 2 or greater, making it suitable to be directly integrated onto through-silicon-via based chip stacks.

Original languageEnglish
Pages (from-to)1780-1784
Number of pages5
JournalJournal of Vacuum Science and Technology B: Microelectronics and Nanometer Structures
Volume24
Issue number4
DOIs
StatePublished - Jul 2006

Fingerprint

Dive into the research topics of 'Microfabrication of ultrahigh density wafer-level thin film compliant interconnects for through-silicon-via based chip stacks'. Together they form a unique fingerprint.

Cite this